

# INTEL® ADVISOR VECTORIZATION AND ROOFLINE ANALYSIS

Intel Software and Services, 2017

## Agenda

Quick overview of the Intel® Parallel Studio 2018 Beta

Intel® Advisor overview

Intel® Advisor AVX-512 profiling

Intel® Advisor Roofline automation

Intel® Advisor new features

Summary/call to action



# INTEL® ADVISOR VECTORIZATION AND ROOFLINE ANALYSIS

#### What's new in the "2018" release



## Advisor Survey: **Focus** + **Characterize.**

#### Focus and order vectorized loops



#### Issue: Assumed dependency present

Issue: Ineffective peeled/remainder loop(s) present

All or some source loop iterations are not executing in the loop body. Improve performance by moving sour

Recommendation: Add data padding

The trip count is not a multiple of vector length. To fix: Do one of the following:

- . Increase the size of objects and add iterations so the trip count is a multiple of vector length.
- . Increase the size of static and automatic objects, and use a compiler option to add data padding

| Windows* OS               | Linux* OS                 |  |  |
|---------------------------|---------------------------|--|--|
| /Qopt-assume-safe-padding | -qopt-assume-safe-padding |  |  |

Note: These compiler options apply only to Intel® Many Integrated Core Architecture (Intel® MIC Architecture)

When you use one of these compiler options, the compiler does not add any padding for static and aut application. To satisfy this assumption, you must increase the size of static and automatic objects in y

Optional: Specify the trip count, if it is not constant, using a directive: #pragma loop count Read More:

gopt-assume-safe-padding, Qopt-assume-safe-padding; loop\_count



- **Efficiency** my performance thermometer
- **Recommendations** get tip on how to improve performance
  - (also apply to scalar loops)



## Data Dependencies – Tough Problem #1

Is it safe to force the compiler to vectorize?

```
DO I = 1, N

A(I) = A(I-1) * B(I)

ENDDO
```



```
void scale(int *a, int *b)
{
   for (int i = 0; i < 1000; i++)
      b[i] = z * a[i];
}</pre>
```

#### Issue: Assumed dependency present

The compiler assumed there is an anti-dependency (Write after read - WAR) or true dependency (Read after write - RAW) in the loop. Improve performance by investigating the assumption and handling accordingly.

Enable vectorization

Potential performance gain: Information not available until Beta Update release
Confidence this recommendation applies to your code: Information not available until Beta Update release

The Correctness analysis shows there is no real dependency in the loop for the given workload. Tell the compiler it is safe to vectorize using the restrict keyword or a directive.

| ICL/ICC/ICPC Directive           | IFORT Directive            | Outcome                                            |
|----------------------------------|----------------------------|----------------------------------------------------|
| #pragma simd or #pragma omp simd | !DIR\$ SIMD or !\$OMP SIMD | Ignores all dependencies in the loop               |
| #pragma ivdep                    | !DIR\$ IVDEP               | Ignores only vector dependencies (which is safest) |

#### Read More:

- <u>User and Reference Guide for the Intel C++ Compiler 15.0</u> > Compiler Reference > Pragmas > Intel-specific Pragma Reference >
  - ivdep
  - omp simd



# Advisor Memory Access Pattern (MAP): know your access pattern

#### Unit-Stride access

```
for (i=0; i<N; i++)
A[i] = C[i]*D[i]
```

#### Constant stride access

```
for (i=0; i<N; i++)
point[i].x = x[i]</pre>
```

#### Variable stride access

```
for (i=0; i<N; i++)
A[B[i]] = C[i]*D[i]
```





# AVX-512 PROFILING WITH INTEL® ADVISOR

### Intel®Advisor: AVX-512 specific performance insights



- AVX-512 Advices and "Traits"
- And more...
  - Performance Summary for AVX-512 codes
  - AVX-512 Gather/Scatter Profiler
- No access to AVX-512 Hardware yet?
  - Explore AVX-512 code with –axcode flags and new Advisor Survey capability!

| FLOPS And AVX-512 Mask Usage |        |                  | Vectorized Loops |            |            | Instruction Set Analysis |                                      |
|------------------------------|--------|------------------|------------------|------------|------------|--------------------------|--------------------------------------|
| GFLOPS                       | Al     | Mask Utilization | Vector           | Efficiency | Gain Estim | VL (                     | Traits                               |
| 2,080                        | 0,1243 | 100,0%           | AVX512           | ~100%      | 17.50x     | 16; 8                    | FMA; Mask Manipulations              |
| 0,856                        | 0,0809 | 91,7%            | AVX512           | ~ 100%     | 17.69x     | 16; 8                    | FMA; Mask Manipulations              |
| 0,455                        | 0,1398 | 89,6%            | AVX512           | ~100%      | 14.41x     | 16; 8                    | FMA; Mask Manipulations              |
| 0,234                        | 0,1472 | 100,0%           |                  |            |            |                          | Appr. Reciprocals(AVX-512ER); Expone |
| 0,148                        | 0,1429 |                  |                  |            |            |                          | FMA                                  |
| 0,095 📾                      | 0,0722 | 40,1%            |                  |            |            |                          | FMA; Square Roots; Type Conversions  |
| 0,091 @                      | 0,0208 |                  |                  |            |            |                          | FMA                                  |
| 0,074 0                      | 0,1429 |                  |                  |            |            |                          | FMA                                  |



# Highlight "impactful" AVX-512 instructions **Survey** Static Analysis - AVX-512 "**Traits**"

Presence of remarkable

performance-impactful

(negative or positive impact)

instructions

| Vectorization Advisor   | Theoretical            | Corresponding AVX- |
|-------------------------|------------------------|--------------------|
| Trait and/or            | Performance Impact     | 512 Instructions   |
| Recommendation          | Comments               |                    |
| Compress / Expand Trait | >> 4x speedup          | v(p)expand*        |
| and Recommendation      |                        | v(p)compress*      |
| Gather / Scatter Trait  | Up to 10x slower than  | v(p)gather*        |
|                         | contiguous memory      | v(p)scatter*       |
|                         | access                 |                    |
|                         | >2x faster than scalar |                    |
| Conflict Detection      |                        | v(p)conflict*      |
| Approximate             | >10x faster than       | vrcp*              |
| Reciprocals/Reciprocal  | DIV/SQRT               | vrcsqrt*           |
| SQRT; AVX-512ER         |                        | vdiv*              |
|                         |                        | vsgrt*             |
| Exponent extraction     |                        | vgetexp*           |
| Mantissa extraction     |                        | vgetmant*          |
| Traits                  |                        |                    |
| L1 (L2) Prefetch        |                        | prefetchw*         |
| L1 (L2) Sparse prefetch |                        | vscatterpf*        |
| Trait                   |                        | vgatherpf*         |

# Gather/Scatter Analysis Motivation

AVX-512 Gather/Scatter-based vectorization.

Much wider usage than before:

- Makes much more codes (profitably) vectorizable
- Gives good average performance, but often far from optimal.

Could be 2x faster than scalar mov

Could be 10x slower than vmovp\*

## Gather/Scatter Analysis

## Advisor MAP detects gather "offset patterns".





| Pattern<br># | Pattern Name                         | Horizontal<br>Stride Value | Vertical Stride<br>Value            | Example of Corresponding Fix(es)                                |
|--------------|--------------------------------------|----------------------------|-------------------------------------|-----------------------------------------------------------------|
| 1            | Invariant                            | 0                          | 0                                   | OpenMP uniform clause,<br>simd pragma/directive,<br>refactoring |
| 2            | Uniform<br>(horizontal<br>invariant) | 0                          | Arbitrary                           | OpenMP uniform clause,<br>simd pragma/directive                 |
| 3            | Vertical<br>Invariant                | Constant                   | 0                                   | OpenMP private clause, simd pragma/directive                    |
| 4            | Unit                                 | 1 or -1                    | Vertical Stride  =<br>Vector Length | OpenMP linear clause, simd pragma/directive                     |
| 5            | Constant                             | Constant = X               | Constant =<br>X*VectorLength        | Subject for <u>AoS</u> -> <u>SoA</u> transformation             |

## Gather/scatter issue improvements

Compiler may generate gather/scatter instructions despite regular access pattern. In this case, performance can be improved by refactoring the code.

- Detecting regular patterns taking into account masking instructions
- Added new access pattern for gather profiling Constant (Non-Unit Stride) with adjusted recommendation to transform AOS to SOA
- Recommendation: Refactor code with detected regular stride access patterns

Confidence: @Low

The Memory Access Patterns Report shows the following regular stride access(es):

| Variable             | Pattern             |  |
|----------------------|---------------------|--|
| block 0x7f049a6ff010 | Constant (non-unit) |  |

See details in the Memory Access Patterns Report Source Details view.

To improve memory access: Refactor your code to alert the compiler to a regular stride access. Sometimes, it might be beneficial to use the ipo/Oipo compiler option to enable interprocedural optimization (IPO) between files.

An array is the most common type of data structure containing a contiguous collection of data items that can be accessed by an ordinal index. You can organize this data as an array of structures (AoS) or as a structure of arrays (SoA). Detected constant stride might be the result of AoS implementation. While this organization is excellent for encapsulation, it can hinder effective vector processing. To fix: Rewrite code to organize data using SoA instead of AoS.

However, the cost of rewriting code to organize data using SoA instead of AoS may outweigh the benefit. To fix: Use Intel SIMD Data Layout Templates (Intel SDLT), introduced in version 16.1 of the Intel compiler, to mitigate the cost. Intel SDLT is a C++11 template library that may reduce code rewrites to just a few lines.

## AVX-512-specific performance trade-offs Advisor AVX-512 Recommendations

Increasing Vector Register Size ->



#### Increase fraction of time spent in Remainders

| Function Call Sites and Loops                       | ۵ | Vector Issues                                      | Self Time▼ | Total Time | Time                                   | Vectoriz |
|-----------------------------------------------------|---|----------------------------------------------------|------------|------------|----------------------------------------|----------|
| runction Call Sites and Loops                       | v | Vectorissues                                       | Sell Time▼ | Total Time | Туре                                   | Vector I |
| ☐ [loop in fCollisionBGKShanChen\$om                |   |                                                    | . 0,110s I | 0,110s I   | Vectorized (Remainder; [Body])         | AVX512   |
| [Ioop in fCollisionBGKShanChen\$o                   |   |                                                    | 0,110s I   | 0,110s I   | Vectorized (Remainder)                 | AVX512   |
| 교 ් [loop in fCollisionBGKShanChen\$o               |   |                                                    | n/a        | n/a        | Vectorized (Body) [Not Executed]       | AVX512   |
| ☐ [loop in fGetFracSite at lbpGET.cpp:19            |   | ¶ 1 Ineffective peeled/remainder loop(s            | . 0,060s ) | 0,060s I   | Vectorized (Peeled; Remainder; [Body]) | AVX512   |
| [Ioop in fGetFracSite at IbpGET.cpp                 |   |                                                    | 0,040s I   | 0,040s1    | Vectorized (Peeled)                    | AVX512   |
| [Ioop in fGetFracSite at IbpGET.cpp                 |   |                                                    | 0,020s1    | 0,020s1    | Vectorized (Remainder)                 | AVX512   |
| 고 ් [loop in fGetFracSite at lbpGET.cpp             |   |                                                    | n/a        | n/a        | Vectorized (Body) [Not Executed]       | AVX512   |
| ☐ [loop in fCalcInteraction_ShanChen a              |   | ¶ 1 Ineffective peeled/remainder loop(s            | . 0,060s ) | 0,060s I   | Vectorized (Remainder; [Body])         | AVX512;  |
| ☑ Use [loop in fCalcInteraction_ShanChe]            |   |                                                    | 0,060s I   | 0,060s I   | Vectorized (Remainder)                 | AVX512   |
| 되하 [loop in fCalcInteraction_ShanChe                |   |                                                    | n/a        | n/a        | Vectorized (Body) [Not Executed]       | AVX512   |
| ± <sup>ூ</sup> [loop in fGetOneMassSite at IbpGET.c |   | ¶ 1 Ineffective peeled/remainder loop(s            | 0,050s l   | 0,050s I   | Vectorized (Remainder; [Body])         | AVX512;  |
| +() [loop in fGetTotMomentSite at lbp               |   | <b>№</b> <u>1</u> Ineffective peeled/remainder loo | 0,040s     | 0,040s1    | Vectorized (Remainder)                 | AVX512   |
| ± ♥ [loop in fGetOneDirecSpeedSite at lbp           |   |                                                    | 0,030s I   | 0,030s I   | Vectorized (Remainder)                 | AVX512   |
| ± ♥ [loop in fGetOneMassSite at lbpGET.c            |   | <b>②</b> 1 Ineffective peeled/remainder loop(s     | 0,030s1    | 0,030s I   | Vectorized (Remainder)                 | AVX512   |
| ± ♥ [loop in fGetOneDirecSpeedSite at lbp           |   |                                                    | 0,020s1    | 0,020s I   | Vectorized (Remainder)                 | AVX512   |

Optimization Notice

#### Ineffective masked remainder for AVX512 codes

- Compiler generates vector masked remainder due to the number of iterations (trip count)
  not being divisible by vector length. In case of executing a few iterations, it is ineffective
  comparing to scalar versions of the loop.
- Using AVX512 mask profiler and trip-counts data to prove the issue.

```
Example: Force the compiler to not vectorize the remainder loop
```

```
void add_floats(float *a, float *b, float *c, float *d, float *e, int n)
{
   int i;
   #pragma simd novecremainder
   for (i=0; i<n; i++)
   {
      a[i] = a[i] + b[i] + c[i] + d[i] + e[i];
   }
}</pre>
```

```
#pragma simd reduction(+:mean)
for(int j = 0; j < size; j++) {
    mean += data[order[j]] / N;
    data[order[j]] = 10.f / (j+1);
}</pre>
```

E.g. bad performance if ((size) % (loop\_body\_vl) == 1), in case of float number it results in 12.5% mask bits utilization only, in addition leads to gathers, scatters...

#### Read More:

- · simd, yector
- Getting Started with Intel Compiler Pragmas and Directives and Vectorization Resources for Intel® Advisor Users



# ROOFLINE PERFORMANCE MODEL CASE STUDY

## Roofline Analysis to Tune an MRI Image Reconstruction Benchmark The 514.pomriq SPEC ACCEL Benchmark

An MRI image reconstruction kernel described in Stone et al. (2008). MRI image reconstruction is a conversion from sampled radio responses to magnetic field gradients. The sample coordinates are in the space of magnetic field gradients, or K-space.

The algorithm examines a large set of input, representing the intended MRI scanning trajectory and the points that will be sampled.

The input to 514.pomriq consists of one file containing the number of K-space values, the number of X-space values, and then the list of K-space coordinates, X-space coordinates, and Phi-field complex values for the K-space samples.

## Hot loop is vectorized

#### Vectorization Advisor

Vectorization Advisor is a vectorization analysis tool that lets you identify loops that will benefit most from vectorization.

#### **Program metrics**

Elapsed Time: 36.93s Vector Instruction Set: AVX512 Total GFI OP Count: 19293.90

Number of CPU Threads: 136 Total GFLOPS: 522.51

#### Total CPU time

#### Loop metrics

| Time in 1 vectorized loop | 4206.25s |   |
|---------------------------|----------|---|
|                           |          |   |
| Time in scalar code       | 61 62c   | 0 |

4267.88s

Vectorization Gain/Efficiency (Not available)

#### Top time-consuming loops<sup>®</sup>

| Loop                                              | Self Time <sup>®</sup> | Total Time <sup>®</sup> | Trip Counts® |
|---------------------------------------------------|------------------------|-------------------------|--------------|
| 5 [loop in ComputeQCPU at computeQ.c:65]          | 1957.548s              | 4206.254s               | 12500        |
| [ [loop in ComputeQCPU at computeQ.c:58]          | 6.963s                 | 4213.216s               | 15420        |
| (5 [loop in outputData at file.c:70]              | 0.040s                 | 4.160s                  | 2097152      |
| (5 [loop in start thread at ?]                    | Os                     | 49.660s                 |              |
| (5 [loop in [OpenMP worker at z Linux util.c:769] | 0s                     | 49.660s                 |              |

#### Refinement analysis data®

These loops were analyzed for memory access patterns and dependencies:

| Site Location                          | Dependencies             | Strides Distribution |
|----------------------------------------|--------------------------|----------------------|
| [loop in ComputeQCPU at computeQ.c:66] | No information available | 96% / 0% / 4%        |

#### Collection details

#### Platform information

CPU Name: Intel(R) Xeon Phi(TM) CPU 7250 @000000 1.40GHz

1.40 GHz Frequency: Logical CPU Count: Operating System: Linux

#### Intel Advisor summary view

1 vectorized loop that we spend 98.8% of our time in

Need more information to see if we can get more performance

## What is our performance?





### Get detailed Advice from intel® Advisor

## Intel® Advisor code analytics



#### Issue: Possible inefficient memory access patterns present

Inefficient memory access patterns may result in significant vector code execution slowdown or block automatic vectorization by the compiler. Improve performance by investigating.

Recommendation: Confirm inefficient memory access patterns

Confidence: Need More Data

There is no confirmation inefficient memory access patterns are present. To confirm: Run a Memory Access Patterns analysis.

Recommendations – need more information, confirm inefficient memory access

## Irregular access patterns decreases performance!

#### Gather profiling

#### Run Memory Access Pattern Analysis (MAP)





## Irregular access patterns Bad for vectorization performance



Operand Size (bits): 32

Operand Type: bit\*16;float32\*16

Vector Length: 16

Memory access footprint: 3MB

#### Gather/scatter details

Pattern: "Constant (non-unit)"

Instruction accesses values with constant offset from the base:

- stride within instruction = X
- stride between iterations = X\*vector length

Horizontal stride (bytes): 16 Vertical stride (bytes): 256

Mask is constant

Mask: [111111111111111]

Active elements in the mask: 100.0%

#### Variable references

Names: block 0x7f0045867010 allocated at main.c:99

Hint: use the Intel Advisor details!

Specific recommendation for your application

#### Issue: Inefficient gather/scatter instructions present

The compiler assumes indirect or irregular stride access to data used for vector operations. Improve memory access by alerting the compiler to detected regular stride access patterns, such as:

| Pattern                        | Description                                                                                                                         |  |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| Invariant                      | The instruction accesses values in the same memory throughout the loop.                                                             |  |
| Uniform (Horizontal Invariant) | The instruction accesses values in the same memory within the vector iteration.                                                     |  |
| Vertical Invariant             | The instruction accesses the memory locations using the same offset across all vector iterations.                                   |  |
| Unit                           | The instruction accesses values in contiguous memory throughout the loop, and the stride between vector iterations = vector length. |  |

Recommendation: Refactor code with detected regular stride access patterns

The Memory Access Patterns Report shows the following regular stride access(es).



Confidence: @ Low

step #1 – use newer version of the intel compiler can recognize the access

pattern



342.67)

step #1 – newer version of the intel compiler can recognize the access pattern



step #2 - Use structure of arrays instead of array of structures T

```
struct kValues {
 float Kx;
 float Kv:
 float Kz;
 float PhiMag;
SDLT PRIMITIVE(kValues, Kx, Ky, Kz, PhiMag)
sdlt::soa1d container<kValues> inputKValues(numK);
auto kValues = inputKValues.access():
 for (k = 0; k < numK; k++) {
  kValues[k].Kx() = kx[k];
  kValues [k].Ky() = ky[k];
  kValues [k].Kz() = kz[k];
  kValues [k].PhiMag() = phiMag[k];
auto kVals = inputKValues.const access():
#pragma omp simd private(expArg, cosArg, sinArg) reduction(+:QrSum, QiSum)
for (indexK = 0; indexK < numK; indexK++) {
    expArg = Plx2 * (kVals[indexK].Kx() * x[indexX] +
    kVals[indexK].Ky() * y[indexX] +</pre>
     kVals[indexK].Kz() * z[indexX]);
     cosArg = cosf(expArg);
     sinArg = sinf(expArg);
     float phi = kVals[indexK].PhiMag();
     QrSum += phi * cosArg;
     OiSum += phi * sinArg:
```

This is a classic vectorization efficiency strategy

But it can yield poorly designed code

Intel® SIMD Data Layout Templates makes this transformation easy and painless!

step #2 - Transform code using the Intel® SIMD Data Layout Templates

The loop is no longer red. This means it takes less time now



The total performance improvement is almost 3x for the kernel and 50% for the entire application.



# ROOFLINE PERFORMANCE MODEL AUTOMATION

## **Acknowledgments/References**

Roofline model proposed by Williams, Waterman, Patterson: <a href="http://www.eecs.berkeley.edu/~waterman/papers/roofline.pdf">http://www.eecs.berkeley.edu/~waterman/papers/roofline.pdf</a>

"Cache-aware Roofline model: Upgrading the loft" (Ilic, Pratas, Sousa, INESC-ID/IST, Thec Uni of Lisbon) <a href="http://www.inesc-id.pt/ficheiros/publicacoes/9068.pdf">http://www.inesc-id.pt/ficheiros/publicacoes/9068.pdf</a>

#### At Intel:

Roman Belenov, Zakhar Matveev, Julia Fedorova SSG product teams, Hugh Caffey, in collaboration with **Philippe Thierry** 



## Roofline model: Am I bound by VPU/CPU or by Memory?



What makes loops A, B, C different?



#### Roofline in Intel® Advisor



Automatic and integrated – first class citizen in Intel® Advisor



## Find Effective Optimization Strategies

Intel Advisor: Cache-aware roofline analysis

#### **Roofs Show Platform Limits**

- Memory, cache & compute limitsDots Are Loops
- Bigger, red dots take more time so optimization has a bigger impact
- Dots farther from a roof have more room for improvement

#### Higher Dot = Higher GFLOPs/sec

- Optimization moves dots up
- Algorithmic changes move dots horizontally



#### Which loops should we optimize?

- A and G have the biggest impact <u>&</u> biggest gap
- B has room to improve, but will have less impact
- E and H are perfectly optimized already

Roofline tutorial video



## Getting Roofline data in Intel®Advisor



| FLOP/S<br>= #FLOP/Seconds                                                                                                  | Seconds | #FLOP<br>- Mask Utilization<br>- #Bytes |
|----------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------|
| Step 1: Survey - Non intrusive. Representative - Output: Seconds (+much more)                                              |         |                                         |
| Step 2: Trip counts+FLOPS  - Precise, instrumentation based  - Physically count Num- Instructions  - Output: #FLOP, #Bytes |         | <b>✓</b>                                |

## Find Effective Optimization Strategies

Intel Advisor: Cache-aware roofline analysis

#### **Roofline Performance Insights**

- Highlights poor performing loops
- Shows performance "headroom" for each loop
  - Which can be improved
  - Which are worth improving
- Shows likely causes of bottlenecks
- Suggests next optimization steps



## Is My Application Bound by a Memory Bandwidth or a Compute Peak?



## Often it's a combination of the two

- Applications in area 1 are purely memory bandwidth bound
- Applications in area 3 are purely compute bound
- In area 2 we need more information

## Ask Yourself "Why am I Here?" and "Where am I going?"



#### Usually, it is more complicated...

You won't be on any ceiling. Or if you are, it is kind of coincidence.

BUT - asking the questions "why am I not on a higher ceiling?" and "what should I do to reach it?" is always productive.



## Perform the right optimization for your region

Roofline: characterization regions



determine right strategy)

Optimization Notice

(threading, vectorization)

# **WHAT'S NEW 2018**

#### Intel® Advisor 2018 What's New

Hierarchical Roofline (Experimental)

MKL Summary

Python API

Cache simulation (Experimental)



# Hierarchical (top-down) Roofline: new in 2018 release



export ADVIXE\_EXPERIMENTAL=roofline\_ex

### Hierarchical Roofline (based on stacks w/ FLOPS )

- > source advixe-vars.sh > export ADVIXE EXPERIMENTAL=roofline ex > advixe-cl --collect survey --project-dir ./your project -- <your-executable-withparameters> 2<sup>nd</sup> pass **Obtain #FLOP count:** >>5x overhead > advixe-cl --collect tripcounts -flops-and-masks -callstack-flops --project-dir ./your project -- <your-executable-with-parameters>
- > export ADVIXE\_EXPERIMENTAL=roofline\_ex
- > advixe-gui ./your project



## Roofline in Action: neural networks profiling



Inefficient implementation for pooling and convolutional layers



### Get insights on how effectively you are using MKL MKL summary



#### See MKL code on the Roofline chart



### Drill down into MKL loop details

#### Verify vectorization and memory access patterns



# Access the Intel<sup>®</sup> Advisor database using Python Python api

- You can now access the Intel<sup>®</sup> Advisor database using our new Python API
- We have provided several reference examples on how to use this new functionality.

```
> source advixe-vars.sh
> advixe-cl --collect survey --project-dir ./your_project -- <your-executable-with-parameters>
> advixe-cl --collect tripcounts -flops-and-masks -callstack-flops --project-dir ./your_project -- <your-executable-with-parameters>
> python /opt/intel/advisor_2018/pythonapi/joined.py ./your_project >& report.txt
```

## Flexible way to report on useful program metrics

Over 500 metric elements can be displayed. (See column.txt)

We also provide a way to generate customizable html reports

#### python ./to html.py ./adv

| ♦ Nº | <b>♦</b> access_pattern | <b>♦</b> address_distanc | <b>♦</b> architecture |     | <b>♦</b> cache_line_utiliz | <b>♦</b> call_count | ¢ cfg_index_modif | <b>♦</b> cfg_ju |
|------|-------------------------|--------------------------|-----------------------|-----|----------------------------|---------------------|-------------------|-----------------|
|      |                         |                          |                       |     |                            |                     |                   |                 |
|      |                         |                          |                       |     |                            |                     |                   |                 |
| 8    |                         |                          | 2                     |     |                            |                     | 0                 | 0               |
| 9    |                         |                          | 2                     | 34  |                            | 7.20397e+06         | 0                 | 0               |
| 10   |                         |                          | 2                     | 129 |                            | 4.1943e+06          | 0                 | 1               |
| 11   |                         |                          | 2                     | 14  |                            | 6.86092e+06         | 0                 | 0               |

## Generate a Roofline chart using the Python api

python /opt/intel/advisor\_2018/pythonapi/roofline.py
./your\_project



## Experiment with how you using utilizing cache

#### Experimental cache simulation feature

- > source advixe-vars.sh
- > export ADVIXE\_EXPERIMENTAL=cachesim

```
> advixe-cl --collect survey --project-dir ./your_project -- <your-executable-with-parameters>
```

# Select your loops of interest using the mark-up-list (you can generate this using the Advisor GUI)

```
> advixe-cl --collect map -mark-up-list=4 --project-dir ./your_project -- <your-executable-with-parameters>
```

> python cache.py ./your\_project

### Cache simulation setting in Project properties





#### Cache simulation

Model how effectively you are utilizing cache

Site: loop\_site\_9

Location: loop\_site\_9

File Line: 69

Cache model settings:

Associativity = 8

Sets = 4096

Cache model results:

Writes = 46

Reads = 92

Read misses = 50

Evicted cache lines utilization:

Average utilization = 6.25%

Bytes used | Evicted lines

4 | 38

# SUMMARY

#### Call to Action

#### Modernize your Code

- To get the most out of your hardware, you need to modernize your code with vectorization and threading.
- Taking a methodical approach such as the one outlined in this presentation, and taking advantage of the powerful tools in Intel® Parallel Studio XE, can make the modernization task dramatically easier.
  - Download the latest here: https://software.intel.com/en-us/intel-parallelstudio-xe
  - The Professional and Cluster Edition both include Advisor
- Join the 2018 beta of Intel Parallel Studio XE to get the latest version
- Send e-mail to vector\_advisor@intel.com to get the latest information on some exciting new capabilities that are currently under development.

## Legal Disclaimer & Optimization Notice

INFORMATION IN THIS DOCUMENT IS PROVIDED "AS IS". NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO THIS INFORMATION INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products.

Copyright © 2016, Intel Corporation. All rights reserved. Intel, Pentium, Xeon, Xeon Phi, Core, VTune, Cilk, and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

#### **Optimization Notice**

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.

Notice revision #20110804

